# TTL 16 × 16-Bit Multiplier ADSP-7018 **FEATURES** 16 × 16-bit Parallel Multiplication 19ns Max Multiplication Time TTL Compatible 4.0W Max Power Dissipation Independent Input and Output Latches Which Can Be Made Transparent Unclocked, Single-, Double-, and Triple-Clock Operation Twos Complement, Unsigned Magnitude, and Mixed Mode Format Adjust and Rounding Parallel Data Load and Passthrough from Input Port Full 32-Bit Product Output Port 16-Bit Output Multiplexer Independent Three-State Control for LSP and MSP Sign, Overflow, and Zero Status Flags Pin-Compatible with B2018 1.20" Square 108-Pin Grid Array APPLICATIONS Digital Signal Processing Array Processors Super-Minicomputers General-Purpose Computing # GENERAL DESCRIPTION The ADSP-7018 is a high-speed 16 \* 16 bit perial 1. The multiplier, fabricated in TTL-compatible before the transfer of the ADSP-101 has two 16-bit input ports and fielded 32-bit out at pol 32-bit products are available in parallel, the most into chabted 16-bit Least Significant Product (LSP) and 16-11 Most Significant Product (MSP) portions, or LSP and MSI multiplexed of single 16-bit port. Each 16-bit field of the product latch has its own three-state output control. Inputs can be represented in either twos-complement, unsigned-magnitude, or mixed-mode formats. The input, instruction, status, and output latches are all latches which can be enabled to be transparent. Input operands and output results are stored in individually enabled latches with separate clocks for input and output. For unclocked flow-through operation, the latches can be made transparent by holding clocks and enables active. Tying clocks together as a single clock causes input and output latches to operate in complementary fashion, simplifying synchronous operation. The two clocks are fully independent, allowing double clock operation. With both clock lines held active, the three enable controls can function as three independent clock lines for the two data input ports and the output port, respectively. The ADSP-7018 produces a 32-bit product that may be format-adjusted for consistent signed fractional output format and for maximum precision in a 16-bit MSP. The MSP of the format-adjusted 32-bit product can be rounded with a control which causes a 1 to the add at to the Most Significant Bit (MSB) of the LSP. Trees the significant be reserved because files indicate the presence of a zero, negative, to well because files indicate the presence of a deaded and partie directly through without multiplication, but with format adjustments to un ling, and setting of status flags. The ADSP profess a pin-for-pin replacement for Bipolar Integrated Technology's B2018 TTL 16×16 Multiplier. The ADSP-7018 is available for commercial temperature ranges a campact, hermetically-sealed 108-pin grid array. # SPECIFICATIONS1 **ABSOLUTE MAXIMUM RATINGS** | | | ADSP-7018 | | | | | | |---------------------|--------------------------------|-----------|----------------|----------|--|--|--| | Parameter | | Min | Max | Unit | | | | | $\overline{v_{cc}}$ | Supply Voltage (GND = 0) | -0.5 | +7.0 | V | | | | | $V_{IN}$ | Input Voltage $(GND = 0)$ | -0.5 | $V_{CC} + 0.5$ | V | | | | | $I_{O}$ | Output Source Current | | | | | | | | | Continuous | Ï | 30 | mA | | | | | | Surge | | 100 | mA | | | | | $T_{ST}$ | Storage Temperature (ambient) | - 55 | + 150 | °C | | | | | Tj | Operating Junction Temperature | | + 165 | <b>℃</b> | | | | **RECOMMENDED OPERATING CONDITIONS** | | | | ADSP-7018 | | | | |-------------------------------------|-------------------------------------------------------------|------|-----------|-------------|-------|--| | Parameter | | Min | 1 | Max | Unit | | | V <sub>CC</sub><br>T <sub>AMB</sub> | Supply Voltage Operating Temperature (ambient) <sup>3</sup> | 4.75 | | 5.25<br>+70 | °C °C | | | | CAL CHARACTERISTIC | | 6.4. | ADSP-7018 | l 77-ia | |-----------------|-----------------------------|---------------------------------------------------------------------|-------|-----------|---------| | Parameter | | Test Conditions | **Min | Max | Unit | | Vin | High-Level Input Voltage | $@V_{CC} = max$ | 2.0 | | V | | $v_{tL}^{}$ | Low-Level Input Voltage | @V <sub>CC</sub> = mag | | 0.8 | V | | V <sub>OH</sub> | High-Level Output Voltage | ωVac=min & I <sub>OH</sub> =max | 2.4 | | V | | V <sub>OL</sub> | Low-Level Output Voltage | W <sub>CC</sub> = min & I <sub>M</sub> = max | ļ | 0.4 | V | | l <sub>tH</sub> | High-Level Input Current, | | ľ | | | | | All Inputs | $(a)$ $V_{CC} = \max_{i} k V_{iN} = 2.4V$ | l | 200 | μΑ | | [IL | Low-Level Input Current, | | 1 | | | | | All Inputs | $@V_{CC} = \max \& V_{IN} = 0.4V$ | | 200 | μΑ | | Юн | High-Level Output Current | | | - 400 | μΑ | | OL | Low-Level Output Current | | ļ | 4.0 | mA | | loz | Three-State Leakage Current | $@V_{CC} = max; High Z; V_{IN} = 0 \text{ or } V_{CC} = max$ | 1 | 40 | μΑ | | I <sub>CC</sub> | Supply Current | $(\hat{w}V_{CC} = \max; \max \text{clock rate}; TTL \text{inputs})$ | | 800 | mA | SWITCHING CHARACTERISTICS<sup>2</sup> | | | | ADSP-7018J | | | |--------------------|---------------------------------------|------|------------|------|--| | Parameter | | Min | Max | Unit | | | ts | Input Setup Time | 4 | | ns | | | $t_H$ | Input Hold Time | 3 | | ns | | | $t_C$ | Clock and Latch Enable Pulse Duration | 5.5 | | ns | | | tDCM | Data to Clock Multiply Time | | 14 | ns | | | t <sub>CCH</sub> | Clock to Clock Hold Time | ~1.5 | | ns | | | t <sub>CCM</sub> | Clock to Clock Multiply Time | | 19 | ns | | | tCOD | Clocked Output Delay | | 12 | ns | | | t <sub>DDM</sub> | Data to Data Multiply Time | | 25 | ns | | | t <sub>CDM</sub> | Clock to Data Multiply Time | | 26 | ns | | | t <sub>PHZ</sub> | Output Disable Delay High to HI-Z | | 7 | ns | | | t <sub>PII</sub> . | Output Disable Delay Low to HI-Z | | 7 | ns | | | t <sub>PZH</sub> | Output Enable Delay HI-Z to High | | 12 | ns | | | t <sub>PZL</sub> | Output Enable Delay HI-Z to Low | | 11 | ns | | <sup>&</sup>lt;sup>1</sup>All min and max specifications are over power-supply and temperature range indicated. <sup>&</sup>lt;sup>2</sup>Input levels are GND and + 3.0V. Rise times are 5ns. Input timing reference levels and output reference levels are 1.5V, except for t<sub>ENO</sub> and t<sub>DAO</sub> which are as indicated in Figure 1. <sup>&</sup>lt;sup>3</sup>500 linear feet per minute ambient air flow. Specifications subject to change without notice. Coperand Input TMS<sub>15-0</sub> TLS<sub>15-0</sub> MSF of 22-Bit T Output LSP of 22-Bit T Output CONTROL XEN Enable X-Input Latch YEN Enable Y-Input Latch WEN Enable W Latch XM X-Input Data Format YM Y-Input Data Format FA Format Adjust LD Load Concatentated X and Y Operands RND Round MSP TME Enable TMS Output (Active LO) TLE Enable TLS Output (Active LO) TSEL Select MSP or LSP to TMS Port STATUS ZERO Zero OVFL Overflow NEG Negative **CLOCKS** CK1 Input Latches Clock CK2 Output Latches Clock **POWER** V<sub>CC1</sub> Positive Supply Voltage to Internal Logic V<sub>CC2</sub> Positive Supply Voltage to Output Circuits GND1 Negative Supply Voltage to Internal Logic GND2 Negative Supply Voltage to Output Circuits ### METHOD OF OPERATION The X-Input Latch holds its most recent contents unless $\overline{CLK1}$ is LO (logic 0) when enabled (made transparent) by $\overline{XEN}$ also LO. Similarly, the Y-Input Latch holds its most recent contents unless $\overline{CLK1}$ is LO when enabled by $\overline{YEN}$ also LO. The state of the $\overline{CK1}$ input clock has no effect on each input latch unless the input enable lines $\overline{XEN}$ and $\overline{YEN}$ are LO, respectively. When these enable lines are LO, the respective latches will pass data when the $\overline{CK1}$ input is LO and hold data when the $\overline{CK1}$ input is HI (logic 1). The X and Y input data can be either in twos-complement, unsigned-magnitude, or mixed-mode formats (Table I). Twos-complement input data is indicated by HI levels on the XM line for X input data and HI levels on the YM line for Y input data. Unsigned-magnitude X and Y inputs are indicated by LO levels on the XM and YM lines, respectively. Outputs will be in the same format as inputs unless the input formats are mixed, in which case the outputs will be in twos-complement representation. XM and YM are latched into the X-Input and Y-Input Latches with the input operand data. The Instruction Latch holds its most recent contents unless $\overline{CLK1}$ is LO when enabled by either $\overline{XEN}$ or $\overline{YEN}$ also LO. When $\overline{CK1}$ is HI, the contents of the Instruction Latch will held. If both $\overline{XEN}$ and $\overline{YEN}$ are HI, the contents of the last Latch will also be held. Round (RND), for at a clust (A), and load (LD) are the three instruction bits that assuming or are held at the Instruction Latch. The ADSP-7018's W output is fielded into a 16-bit mest significant product (MSP) and a 16-bit least significant putter (HSP). When the RND is HI, the MSP of the W result will be rounded by adding a binary 1 (with carry) to the most significant bit (MSB) of the LSP, consistently rounding toward positive infinity at mid-scale. Truncating the MSP (RND LO) introduces a large-sample statistical bias of $-(2^{16}-1)/2$ LSBs of the LSP, while rounding (RND HI) reduces the bias to +1/2 LSBs of the LSP. The FA control format adjusts the Z output from the multiplier array. When FA is HI, the full 32-bit Z result is passed unmodified to the W latch (Tables II and III). All possible products can be represented without overflow, including twos-complement fractional $(-1.0)\times(-1.0)$ . The binary point in the MSP of a twos-complement fractional product will not align with the binary point in the input operands. Thus, the numeric weighting of data within a system using this format (with FA HI) will not be uniform. Also, the two highest-order bits in a twos-complement product are normally redundant. An additional bit of precision in the MSP could be obtained by eliminating one of these redundant bits. Format adjust (FA LO) shifts the Z result left by one bit position and right-fills a binary zero (Table III). Thus, format adjust eliminates redundant high-order bits in twos-complement products. The MSPs of fractional twos-complement products also receive proper weighting relative to input data. However, an overflow on format adjust will occur when full-scale negative is multiplied by itself, yielding full-scale negative instead of the correct positive product (which is not representable in formatadjusted twos-complement format). This special condition is monitored by the OVFL flag so that it does not go undetected. The Load (LD) instruction determines whether the multiplier array is active or put into a pass-through mode. When LD is LO, the multiplier array is active and produces the product of the X and Y input values as Z result. When LD is HI, the multiplier array is put in the pass-through mode and the X and Y input values are concatenated to form a Z result with the X input in the most significant position (Table II). XM determines the sign mode of the complete 32-bit Z result. ZERO, OVFL and NEG are set depending on the value of this Z result. RND and FA can also be used in this mode. Load allows any 32-bit number loaded through the input ports to be rounded, tested for zero and sign, and to have fractional binary points aligned while testing for overflow. It is also valuable for system testing by providing a direct path through the multiplier and greater access to latches within the ADSP-7018. Output flags ZERO, OVFL, and NEG are generated from the intermediate Z result. When not rounding (RND LO), ZERO is set when the full 32-bit result is zero. When rounding (RND HI), ZERO is set when the format-adjusted MSP in the W result will be zero. That is, when rounding, ZERO is set for $Z_{31:16}$ equals ero when FA HI but ZERO is set for $Z_{31:16}$ equals zero when FA LO. Zero will not be set if an overflow condition OVFL is set only for twos-complement multiplications of full-scale negative times with code negative when format adjusting (FA result is negative. A loaded, previously overflowed result (MSB of to be d by all zeros) will set NEG as well as OVFL, if loaded with XM HI. The output latches for data and flags ZERO, OVFL and NEG hold their most recent contents unless CLK2 is HI when enabled by WEN LO. With WEN LO, the output latches are transparent when CK2 is HI and data is held when CK2 is LO. The ADSP-7018 can be made a totally asynchronous device by holding all enables active (XEN, YEN, and WEN all LO) and CLK1 LO and CLK2 HI. Note that the clock definitions are complementary; if CLK1 and CLK2 are tied together and enable lines asserted, input latches will be transparent when output latches are latched and vice versa. CLK1 and CLK2 are fully independent, allowing double-clock operation. For triple-clock operation, the two clock lines can be held active which causes the three latch enable controls to behave like independent clock lines. The T output is fielded into two 16-bit portions, TMS and TLS, each with its own three-state controls. A HI on the asynchronous TME or TLE lines disables the corresponding TMS or TLS output driver to a high-impedance state. Conversely, a LO on TME or TLE enables the corresponding output driver, driving the output bus. TSEL controls the multiplexer feeding the TMS field (Table IV). When TSEL is LO, the MSP from the W Latch will be passed to the TMS output. When TSEL is HI, the LSP will be routed to TMS. This multiplexer and its associated TSEL control simplifies operation of the ADSP-7018 in 16-bit bus systems. # TTL 16×16-BIT FIXED-POINT MULTIPLIER CLOCKED AND UNCLOCKED TIMING NOTE: FOR FLOWTHROUGH OPERATION, THE LATCHES MUST BE MADE TRANSPARENT. **OUTPUT ENABLE** # TLS, TMS tpHZ tpHZ tpHZ HIGH IMPEDANCE Figure 1. ADSP-7018 Timing Diagram $t_{P21}$ Figure 2. ADSP-7018 Load Test Circuit Table I. ADSP-7018 Input Data Formats Table II. ADSP-7018 Z Result Formats, ZERO and NEG Flags, and Load Operation Table IV. ADSP-7018 Output Multiplexer LSP TO TMS ### ORDERING INFORMATION Part Number Temperature Range Package Package Outline w. w, W, w, W<sub>6</sub> w, w. W4 W<sub>3</sub> ADSP-7018IG W<sub>26</sub> 0 to +70°C 108-Pin Grid Array W14 W13 W12 w., > W<sub>12</sub> w,, > > G-108A ## **ESD SENSITIVITY** TSEL = 0 TSEL = 1 W29 w., W12 W,1 W.0 W, W<sub>8</sub> w, $W_6$ W5 W. $W_3$ W<sub>2</sub> w, Wo W15 W14 The ADSP-7018 features input protection circuitry consisting of large "distributed" diodes and polysilicon series resistors to dissipate both high-energy discharges (Human Body Model) and fast, low-energy pulses (Charged Device Model). Per Method 3015.2 of MIL-STD-883C, the ADSP-7018 has been classified as a Category A device. Proper ESD precautions are strongly recommended to avoid functional damage or performance degradation. Charges as high as 4000 volts readily accumulate on the human body and test equipment and discharge without detection. Unused devices must be stored in conductive foam or shunts, and the foam should be discharged to the destination socket before devices are removed. For further information on ESD precautions, refer to Analog Devices' ESD Prevention Manual. # ADSP-7018 PIN CONFIGURATION | GND2 | V <sub>cc2</sub> | V <sub>CC1</sub> | V <sub>CC2</sub> | TMS5 | TMS7 | GND2 | ν <sub>сс1</sub> | V <sub>CC2</sub> | V <sub>CC1</sub> | OVFL | V <sub>CC2</sub> | м | |------------------|------------------|------------------|------------------|------|------------------|------|------------------|------------------|------------------|------------|------------------|----| | V <sub>cc1</sub> | TLS14 | TMS0 | TMS2 | TMS3 | V <sub>CC1</sub> | TMS9 | TMS10 | TMS13 | TMS14 | NEG | GND2 | ŀ | | GND1 | TLS13 | TLS15 | TMS1 | TMS4 | TMS6 | TMS8 | TMS11 | TMS12 | TMS15 | ZERO | Y15 | к | | V <sub>CC1</sub> | TLS11 | TLS12 | | | | | | | YM | Y14 | Y13 | J | | V <sub>CC2</sub> | TLS9 | TLS10 | | | | | | | Y12 | Y11 | Y10 | н | | GND2 | TLS8 | V <sub>GG1</sub> | | | во | ттом | | | Y9 | GND1 | V <sub>cc1</sub> | G | | Vccs | TLS7 | TLS6 | | VIEW | | | | | Y6 | <b>भ</b> 7 | Y8 | F | | V <sub>CG2</sub> | TLS5 | TLS4 | | | a sala | \$ A | | | ** | *Y4 | <b>Y</b> 5 | E | | GND1 | TLS3 | TLS2 | | | | | | p 54 | ¥0 | ¥1 | Y2 | ŀ | | Ved | <b>186</b> 1 | GNID2 | js <b>a</b> | XEN | ROUND | | ** | × | <b>X</b> 12 | GND1 | V <sub>cc1</sub> | c | | TL <b>S</b> 0 | V <sub>CC1</sub> | <u>ue</u> | CK2 | YEN | LOAO | Х3 | X5 | X8 | X11 | X14 | хм | В | | V <sub>CC2</sub> | TME | MEN | ČK1 | FA | X0 | Χ1 | . X4 | Х7 | X10 | X13 | X15 | ]^ | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | | NOTES 1. ALL $V_{cc1}$ PINS MUST BE TIED TO ALL $V_{cc2}$ PINS. 2. ALL GND1 PINS MUST BE TIED TO ALL GND2 PINS